Timescale in Verilog | System Verilog timescale | Compiler Directive `timescale | Verilog Time delay
HTML-код
- Опубликовано: 12 сен 2024
- In this Video, I have explained about What is Verilog/System Verilog Compiler Directive `timescale. How these `timescale determine the delay units specified in the design. How `timescale will be used to calculate delay units in design.
Keywords:
Timescale in Verilog, Timescale in System Verilog, Verilog Time Precision, Verilog Time Unit, Verilog compiler directive, Verilog `timescale directive, System Verilog Time Precision, System Verilog Time Unit, System Verilog compiler directive, System Verilog `timescale directive, Verilog delay units, System Verilog delay Units, Electronicspedia, Best VLSI channel, VLSI RUclips channel, VLSI Design lectures, VLSI course, Verilog Tutorials, Basics of Verilog, Basics of System Verilog, Verilog coding, VLSI Design,
#verilog #timescale #systemverilog
Credits:
1. A Magical Journey Through Space by Leonell Cassio | / leonellcassio
Music promoted by www.free-stock...
Creative Commons Attribution-ShareAlike 3.0 Unported
creativecommon...
Please Like, Share and Subscribe to my channel
ruclips.net/user/Electronicspedia
sir $realtime will equal to 15.6 ns only. $time will be equal to 16ns.
Yes you are right. Thanks for highlighting.
$time returns the integer value and $realtime returns the real number. 👍👍
Thank you Sir for this simple explanation 👏👏🤗
Thank you for the quick video, but for a more thoroughly you should corelate this with a timer to see exactly how the timescale affects the program.
Sir if possible then please make a playlist on system verilog. Because there is no one at RUclips who is teaching like you. Everyone is using just ppt for teaching purpose. Even there are many famous institute they are just using ppt.
Thanks for your compliments. Sure will do system verilog concepts.
Hello Sir, what will 15.5 be rounded off to? 16 or 15?
Thank you in advance!
sir kindly extend this discussion considering ps as a precision
Nice