For Notes on CMOS Logic Gates, check this article: www.allaboutelectronics.org/cmos-logic-gates-explained/ For more videos on Digital Electronics, check this playlist: bit.ly/31gBwMa
22:26 , sir there is one more representation of xor gate that is possible in which we have PDN network in series form only, pls make a short video on that comparing that representation with this one,
When PMOS is ON, it will connect the output node to VDD. So, it will pull-up the output voltage to VDD. (That's why its called pull-up network) On the other hand, when NMOS is ON, then output node will get connected to the ground via NMOS transistors. So, we can say that, the NMOS transistors are pulling down the voltage at the output node to logic'0'. (And that's why they are called pull-down network) I hope, it will clear your doubt.
but there must be a connection between source and drain right 4:03 (you only showed voltage between gate and source),you have not showed in this video or am i wrong
It is other way around, the arrow going outside denotes n channel and arrow going inside denotes p-channel. The upper one is p-mos and lower one is n-mos transistor.
I already finished this course when i commented. why would i ask for myself are you stpd. I commented this in everybodys behalf so its easier to understand in his future videos...
For Notes on CMOS Logic Gates, check this article:
www.allaboutelectronics.org/cmos-logic-gates-explained/
For more videos on Digital Electronics, check this playlist:
bit.ly/31gBwMa
I made video on this CMOS a year ago.. But hats off to you... I just wish I could provide explanation like you
The most relatable video on youtube to the point and this is perfection......................sir love you and thankssssss 🥰
Literally the most easy-to-understand explanation out there!
It's still helpful out of all the resources available on this topic across youtube. 👍👍
This lecture is really helpful and much easy to understand 🤩
Amazing and Mind Blowing ❤❤❤
Exam in 4 hours and the professors notes were so confusing, thank you so much for this video I understand everything I needed within 15 minutes T-T
How many time and how long Im looking for this topic, thank you so much my dear, thank you so much
Great and easy to understand explanation. The initial explanation about nmos and pmos really helped!
Definitely you are the amazing tutor 👌🏻👌🏻
Thank you so much for this nice explanation ☺️
Absolutely superb
Brilliant explaination🙏
best and very much helpful vdo.....thanks a lot☺
Thank you ❤️
22:26 , sir there is one more representation of xor gate that is possible in which we have PDN network in series form only, pls make a short video on that comparing that representation with this one,
Yes, will try to cover that too.
@@ALLABOUTELECTRONICS sab cover kr lo jai mahakal!
very good explanation
amazing video thank you very much!
Very well explained
very helpful video,thanks
thank u very much sir
Sir I have one doubt how pmos is pull up network and nmos is pulldown network
When PMOS is ON, it will connect the output node to VDD. So, it will pull-up the output voltage to VDD. (That's why its called pull-up network) On the other hand, when NMOS is ON, then output node will get connected to the ground via NMOS transistors. So, we can say that, the NMOS transistors are pulling down the voltage at the output node to logic'0'. (And that's why they are called pull-down network)
I hope, it will clear your doubt.
but there must be a connection between source and drain right 4:03 (you only showed voltage between gate and source),you have not showed in this video or am i wrong
Can you please explain why your ignoring bar(‘) and writing A.B While constructing NAND gate. How the bar(‘) operation takes place here
Would you please mention the timestamp where you are referring to in the video ?
Amazing video
at 4:23 you say the output voltage when the mosfet is open is 5vs. how is that possible to be 5vs with the presence of a resistor?
Sir please make playlist on ic 8051 and ic 555
555 is already covered in detail, please check this playlist for more information.
ruclips.net/p/PLwjK_iyK4LLCVdgBR30pSFVj-17TI_8ou
@@ALLABOUTELECTRONICS thankyou sir for this help^_^
What happens when we connect Vdd to nmos and vss to pmos ??what will be the output
Nmos and pmos will be always on
15:14 here if arrow denoting outside means p channel and inside means n channel but you done opposite here how it is acceptable
It is other way around, the arrow going outside denotes n channel and arrow going inside denotes p-channel. The upper one is p-mos and lower one is n-mos transistor.
@@ALLABOUTELECTRONICS sir thank you for your reply so that means it is your assumption right?
Mosfet exists in depletion and enhancement mode, for depletion it is similar as jfet, for enhancement mode it is opposite to that
Thank u sir
Sir arrows waale pmos cmos use krlo pleaseee
sir can we get pdf of the complete playlist
Why so many Indians.... Sorry but it is difficult to follow you with the accent...
its really good but pls don't speak with an Indian accent its really hard to understand ;)
There are subtitles if you don’t understand. A person cannot change the accent from one day to another. Stupid comment
so beacuse of you only, he should change his accent, cmon he is teaching for free on youtube
I have no issue with his accent.
But stating he is doing this for free, is incorrect. A channel of 600k subs, earns quite a big buck.
I already finished this course when i commented. why would i ask for myself are you stpd. I commented this in everybodys behalf so its easier to understand in his future videos...
Ofc lets believe the subtitles are correct 👏👏👏😮💨
cihana selam bu videoyu izliyorsan bana ulaş .ALL ABOUT ELECTRONİC ADAMSIN