Well Tap Cell | Tap Cell | Use of Tap Cells | Placement of Tap Cell | Layout of Tap Cell

Поделиться
HTML-код
  • Опубликовано: 25 дек 2024

Комментарии • 45

  • @Kim-jx6vq
    @Kim-jx6vq 4 месяца назад +1

    How this amazing lecture is free. Many thanks to you from Korea

    • @TeamVLSI
      @TeamVLSI  4 месяца назад

      Thanks a lot for your appreciation; Best wishes from India :)

  • @bhimraddyyarabandi6512
    @bhimraddyyarabandi6512 2 года назад +1

    great videos for beginners, well explained.

  • @aalabalu674
    @aalabalu674 4 месяца назад

    Great explanation sir🎉❤

  • @rohanyadala9096
    @rohanyadala9096 8 месяцев назад +1

    Excellent

  • @gaddalababurao7764
    @gaddalababurao7764 4 года назад +1

    Superb explanation sir ... Thank you so much

    • @TeamVLSI
      @TeamVLSI  4 года назад

      Thanks Daddala! Keep supporting.

  • @nikitak3605
    @nikitak3605 4 года назад +1

    best channel for VLSI very well exlained .hats off.thanku so much.keep uploading more on physical design.and if possible plz make video on icc2 tool

    • @TeamVLSI
      @TeamVLSI  4 года назад +1

      Thanks a lot Nikita that you love the content.
      We will try to do our best, keep supporting.
      You can also visit our blog ( www.teamvlsi.com ) and follow the blog.

    • @nikitak3605
      @nikitak3605 4 года назад

      @@TeamVLSI sure. thanks again

  • @subbarayudu9103
    @subbarayudu9103 4 года назад +1

    Excellent Sir..Thank you so much..

    • @TeamVLSI
      @TeamVLSI  4 года назад

      You are most welcome Subba!! Keep supporting and keep learning :)

  • @anoob11
    @anoob11 3 года назад +1

    Great work. Keep going.👍

    • @TeamVLSI
      @TeamVLSI  3 года назад

      Thank you Anoob. Keep supporting...

  • @ArunKumar-wu4px
    @ArunKumar-wu4px 4 года назад +5

    Excellent explanation...very useful for entry level engineers....kindly do videos regarding CTS in detail with Innovous or ICC tool

    • @TeamVLSI
      @TeamVLSI  4 года назад

      Hi Arun
      Thanks for appreciation.
      Your suggestion noted.
      I will work on that.

  • @habibakhatunnesaragi6259
    @habibakhatunnesaragi6259 4 года назад +1

    Nicely explained....sir

    • @TeamVLSI
      @TeamVLSI  4 года назад

      Thanks and welcome

  • @poorisheshadri6377
    @poorisheshadri6377 3 года назад +1

    Thank you so... Much sir🙏🙏

    • @TeamVLSI
      @TeamVLSI  3 года назад

      Most welcome, Sheshadri.

  • @snkhy5631
    @snkhy5631 3 года назад +1

    thank you sir, from south koera.

  • @kshitij8810
    @kshitij8810 4 года назад +1

    thanks a lot sir....

    • @TeamVLSI
      @TeamVLSI  4 года назад +1

      Welcome @Kshitij

  • @akashwayal8797
    @akashwayal8797 3 года назад +1

    Well tap cells, endcap cells, tie cells, filler cells these all cells will be included under standard cells or standard cell library right ?

  • @tejalshantilal8531
    @tejalshantilal8531 2 года назад +2

    Hello Sir,
    Really pleased to watch the videos with nice explanation.
    I had only one doubt.
    How to calculate the distance between two well-tap cells?
    I know based on the technology specific guidelines but there should be some baseline equation or theory behind it.
    Thanks in advance.
    Tejal.

    • @TeamVLSI
      @TeamVLSI  2 года назад +1

      Thanks Tejal.
      I haven't gone through the equation yet. If I get something related to this theory, I will let you know.

  • @rajgandhi4042
    @rajgandhi4042 3 года назад +1

    Hello Sir,
    Maximum distance between two tap cells is fixed and follow technology DRC. But when placing tap cells in vertical column and if macro comes in between, we are placing it aside of macro. So, by doing this does our DRC get violated?
    Thanks

    • @TeamVLSI
      @TeamVLSI  3 года назад

      Generally PnR tools take care of this rule, But yes if these not placed at max distance we need to debug and fix the issue.

  • @rajgandhi4042
    @rajgandhi4042 3 года назад +1

    Does well tap cells are placed such that each standard cell will be in contact with one well tap cell?

    • @TeamVLSI
      @TeamVLSI  3 года назад

      No, not in that way, tap cells are placed at fixed distances.

  • @mozart3575
    @mozart3575 4 года назад +1

    Thank u sir

  • @mohammadadil4134
    @mohammadadil4134 3 года назад +1

    Sir I wanted to know that how to write script to add end cap cells.?
    Plz tell

    • @TeamVLSI
      @TeamVLSI  3 года назад

      Hi Adil,
      I have added the same in this article:
      www.teamvlsi.com/2020/08/end-cap-cell-in-vlsi-boundary-cell-in.html
      You can refer the HOW TO PLACE SECTION
      Thanks

  • @User--jm5916
    @User--jm5916 3 года назад +1

    How to use decap cells to reduce ir drop issue, can you post video for this sir

    • @TeamVLSI
      @TeamVLSI  3 года назад

      Hi Radha,
      Watch decap cells on team vlsi.

    • @User--jm5916
      @User--jm5916 3 года назад

      @@TeamVLSI I watched that video sir, in that you said like in next video I posted how to use these cells in reducing ir drop issue, that's why I am asking sir

    • @User--jm5916
      @User--jm5916 3 года назад

      @@TeamVLSI thank you for all these videos sir

  • @habibakhatunnesaragi6259
    @habibakhatunnesaragi6259 4 года назад +1

    Waiting for the same

    • @TeamVLSI
      @TeamVLSI  4 года назад

      will add next video soon!

  • @karthikkumesh797
    @karthikkumesh797 4 года назад +1

    Hi Sir , I highly appreciate your effort on creating such highly informative videos !!! Thank you
    I ave a query, why are the tap cells placed in checker board pattern..?
    Thanks in advance

    • @TeamVLSI
      @TeamVLSI  4 года назад

      Checker board pattern provide best coverage of substrate area for taping.

    • @karthikkumesh797
      @karthikkumesh797 4 года назад

      @@TeamVLSI thank you sir