3 Bit Asynchronous Up Counter |Sequential Logic Circuit | Digital Circuit Design in EXTC Engineering

Поделиться
HTML-код
  • Опубликовано: 29 сен 2024
  • Explore the fascinating world of digital circuit design in EXTC Engineering with this comprehensive breakdown of a 3-bit asynchronous up counter. Delve into sequential logic circuits and grasp the intricate workings behind this essential component. Join us to demystify the complexities, understand the design nuances, and unravel the functionality of this crucial aspect of digital systems. Enhance your understanding of sequential logic and master the art of crafting efficient digital circuits through this insightful exploration. Join the journey to deepen your knowledge and expertise in EXTC Engineering's digital circuitry realm!
    Welcome to Ekeeda Academic Subscription, your one-stop solution for Engineering Academic preparation.
    We will cover the entire syllabus, strategy, updates, and notifications which will help you to crack the Engineering Academic exams.
    👉 Download Ekeeda Application & Learn from the best professors with 10+ years of experience. Subscribe to a Course or Start a Free Trial of Package.
    ✤ Download the Ekeeda - Learning App for Engineering Courses App here:
    ➤ Android & iOS: ekeeda.com/dow...
    Get FREE Trial for GATE 2023 Exam with Ekeeda GATE - 20000+ Lectures & Notes, strategy, updates, and notifications which will help you to crack your GATE exam.
    ekeeda.com/cat...
    Coupon Code - EKGATE
    Get Free Notes of All Engineering Subjects & Technology
    ekeeda.com/dig...
    Access the Complete Playlist of Subject Digital Circuit Design -
    • Digital Circuit Design
    ✤ For More Such Classes Get Subscription Advantage:
    👉 GATE Basic Thermodynamics (GATE Mechanical Engineering): ekeeda.com/gat....
    👉 GATE Mechanical Engineering: ekeeda.com/gat....
    👉 Explore our Courses - ekeeda.com/cat...
    Like us on Facebook: / ekeeda
    Follow us on Instagram: / ekeeda_offi. .
    Follow us on Twitter: / ekeeda_official
    Follow us on LinkedIn: / ekee. .
    Visit Our Website: ekeeda.com/
    Subscribe to Ekeeda Channel to access more videos: www.youtube.co....
    Happy Learning.

Комментарии • 24

  • @ArikBiswas-ti9dx
    @ArikBiswas-ti9dx 8 дней назад

    mam why we connect it in logic 1

  • @mondeinnocent2353
    @mondeinnocent2353 11 дней назад

    That was the best explanation

  • @sooryanshsingh2957
    @sooryanshsingh2957 Год назад +6

    Crisp clear explanation with neat and clean writing and diagrams.

    • @DC-xg4fi
      @DC-xg4fi 9 месяцев назад

      sahi bola

  • @d.akshayrollnum2457
    @d.akshayrollnum2457 2 года назад +3

    Thank you for the explanation mam keep it up best ☺️

  • @hymareddy2003
    @hymareddy2003 2 месяца назад

    What if we apply logic 0 it will applicable or not

  • @sangramwabale
    @sangramwabale Год назад +11

    It is Asynchronous down counter.

  • @manali7404
    @manali7404 4 месяца назад

    Do we need not to use preset and clear?

  • @windyzanele3813
    @windyzanele3813 2 года назад +1

    Thank you Mam

  • @KundanaKamisetty
    @KundanaKamisetty Год назад

    Mam can we take +ve edge triggering in time diagram??

  • @satejpatil9990
    @satejpatil9990 8 месяцев назад

    thanks mam

  • @smartsiva2757
    @smartsiva2757 Год назад

    Any notes for this mam

  • @THEENGINEERSVOLG.
    @THEENGINEERSVOLG. 7 месяцев назад

    thank you

  • @kumardev
    @kumardev 9 месяцев назад

    Great...

  • @i_am_komal_ok
    @i_am_komal_ok Год назад

    Thank you ma'am

  • @Pratap-r9z
    @Pratap-r9z 9 месяцев назад

    Tq Sister

  • @nooralam013
    @nooralam013 9 месяцев назад

    Superb 😊

  • @naziaparveen2787
    @naziaparveen2787 Год назад

    Thank u man so clear topic

  • @rshan7375
    @rshan7375 7 месяцев назад +1

    Thank you😊😊❤❤

    • @Ekeeda
      @Ekeeda  7 месяцев назад

      You're welcome 😊

  • @harishyashwantjadhav705
    @harishyashwantjadhav705 Год назад

    Thank you mam✨

  • @azadpathan8040
    @azadpathan8040 Год назад

    Thanku mam 👍🏻

  • @prachetamitra8574
    @prachetamitra8574 11 месяцев назад

    Can someone please explain why clock signal is inverted for asynchronous up counter

    • @lovelychauhan664
      @lovelychauhan664 3 месяца назад

      the only difference is between asynchronous and synchronous is just about clock pulse ...in synchronous will clock signal will give transition to every flip flop but in asynchronous the clock will give only transition to 1st flip flop and the rest will give by the output of previous ff