I am aged 72 and read and watch this type of information just as an exercise for my mind. To date this is the clearest explanation of how this electronic problem occurs and how a solution is derived.
@Yoshi Licks some people aren't cut out for teaching and the OP has a point. This content is forced down Comp Sci majors throats and these more advanced digital logic concepts are beyond pale of what many of use will encounter in our career paths. It's a bonafide $#!Tshow when non-EENG majors have to put up with w professors that have terrible teaching skills.
Agreed. Professors who assume comp sci majors take this class because we want to are morons when they assume we have the pre-requisites and passion electrical engineering majors will have approaching this class. When they can't teach, it just makes it that much more of a $#!T show....
Glitches in Time~Space causing Hazards to Missing People >>> Thank You So Much for the electronic Time Glitches Hazard tutorial , hopefully might explained & point us towards the Correct Logic of what happened to these Missing People?! ...
Hi Sir, Why isnt there 1ns of propagation delay initially at B.C, since for the 1AND1 to propagate through the AND gate, and appear at its output, it would take 1ns. Why are we assuming that B.C would also turn 1 at time= 0. Kindly clarify, if I am understanding this wrong. Regards, Sharon
@@leonpeplau4710 i understood it rn, the plot is that the glitch takes a while (1ns) to happen but the duration of the glitch will not be extended by 1ns ... It will be 1ns .
I am aged 72 and read and watch this type of information just as an exercise for my mind. To date this is the clearest explanation of how this electronic problem occurs and how a solution is derived.
Great respect!
Thank you so much. Funny how my college professor that I pay thousands of dollars to learn from could never explain like this.
@Yoshi Licks some people aren't cut out for teaching and the OP has a point. This content is forced down Comp Sci majors throats and these more advanced digital logic concepts are beyond pale of what many of use will encounter in our career paths. It's a bonafide $#!Tshow when non-EENG majors have to put up with w professors that have terrible teaching skills.
Agreed. Professors who assume comp sci majors take this class because we want to are morons when they assume we have the pre-requisites and passion electrical engineering majors will have approaching this class. When they can't teach, it just makes it that much more of a $#!T show....
Thank you for the easy explanation but I thought my ears were gonna blow out from the exhales XD
Those steps are super clear! Thank you sir ;)
amazing concept to realize the glitch and solution, thanks sir !
Glitches in Time~Space causing Hazards to Missing People >>> Thank You So Much for the electronic Time Glitches Hazard tutorial , hopefully might explained & point us towards the Correct Logic of what happened to these Missing People?! ...
Very clear explanation! Thanks!
This helped me understand glitches and propagation delays after learning it in class.
now i understand thank you!
Your mic is great sir :D
Do static-1 timing hazards only occur when the circuit is transitioning from one prime implicant to another?
Yes
This is very clear!
Awesome! This is really helpful
Hi Sir,
Why isnt there 1ns of propagation delay initially at B.C, since for the 1AND1 to propagate through the AND gate, and appear at its output, it would take 1ns. Why are we assuming that B.C would also turn 1 at time= 0.
Kindly clarify, if I am understanding this wrong.
Regards,
Sharon
Shouldn't be there a 1 ns delay in 8:54 before turning from 0 in to 1?
This is also what im thinking
Im confused right at the moment when i thought i got it gasped he did this!
@@Karim-tt1sj same
@@leonpeplau4710 i understood it rn, the plot is that the glitch takes a while (1ns) to happen but the duration of the glitch will not be extended by 1ns ... It will be 1ns .
thanks completely understand the concept!
nice one. Sir I hope you can upload more video about digital system. It is very useful for me :) THX A LOT!!!!!!
What about clocking the combinational ckt... And provide clock skewing
How could I draw circuit model using timing diagram?
Whoa what a question
Write down the truth table and create your circuit using it
very helpful thanks sir
Beauty. Absolute beauty.
Wait I’m confused as to why it took c’ a nano second delay to go from 0 to 1 but there was no delay for c to go from 1 to 0
because c´is the inverted c, which means it has to go thorugh the inverter which causes the delay
Thank You !!
Thank you sir
Thank you
good explanation but mic quality is a little annoying
Dhoooooooor bhawa
Nice .I give you a big hand
thanks a lot :)
Tuch marda chiknya mst re
dude giving a lecture at 3fps
annoying mic
耳机党阵亡😊