4.5 - Timing Hazards & Glitches

Поделиться
HTML-код
  • Опубликовано: 13 дек 2024

Комментарии • 45

  • @westcountrybob2521
    @westcountrybob2521 4 года назад +16

    I am aged 72 and read and watch this type of information just as an exercise for my mind. To date this is the clearest explanation of how this electronic problem occurs and how a solution is derived.

  • @oreoluwaolukotun7040
    @oreoluwaolukotun7040 4 года назад +34

    Thank you so much. Funny how my college professor that I pay thousands of dollars to learn from could never explain like this.

    • @christopherrobin5693
      @christopherrobin5693 3 года назад +1

      @Yoshi Licks some people aren't cut out for teaching and the OP has a point. This content is forced down Comp Sci majors throats and these more advanced digital logic concepts are beyond pale of what many of use will encounter in our career paths. It's a bonafide $#!Tshow when non-EENG majors have to put up with w professors that have terrible teaching skills.

    • @christopherrobin5693
      @christopherrobin5693 3 года назад +2

      Agreed. Professors who assume comp sci majors take this class because we want to are morons when they assume we have the pre-requisites and passion electrical engineering majors will have approaching this class. When they can't teach, it just makes it that much more of a $#!T show....

  • @moyeonkim
    @moyeonkim 3 года назад +6

    Thank you for the easy explanation but I thought my ears were gonna blow out from the exhales XD

  • @chuhangm3791
    @chuhangm3791 6 лет назад +7

    Those steps are super clear! Thank you sir ;)

  • @zinchen7209
    @zinchen7209 Год назад +1

    amazing concept to realize the glitch and solution, thanks sir !

  • @stargazeronesixseven
    @stargazeronesixseven 2 года назад +1

    Glitches in Time~Space causing Hazards to Missing People >>> Thank You So Much for the electronic Time Glitches Hazard tutorial , hopefully might explained & point us towards the Correct Logic of what happened to these Missing People?! ...

  • @genricksoncarcedo7013
    @genricksoncarcedo7013 5 лет назад +2

    Very clear explanation! Thanks!

  • @bethanylopez4585
    @bethanylopez4585 6 лет назад +1

    This helped me understand glitches and propagation delays after learning it in class.

  • @atipatbeau1174
    @atipatbeau1174 2 месяца назад +1

    now i understand thank you!

  • @farukben
    @farukben Год назад

    Your mic is great sir :D

  • @unchaynd7266
    @unchaynd7266 Год назад +1

    Do static-1 timing hazards only occur when the circuit is transitioning from one prime implicant to another?

  • @azultarmizi
    @azultarmizi 4 года назад +2

    This is very clear!

  • @NickVrahoretis
    @NickVrahoretis 4 года назад +1

    Awesome! This is really helpful

  • @stutisharon5920
    @stutisharon5920 7 месяцев назад

    Hi Sir,
    Why isnt there 1ns of propagation delay initially at B.C, since for the 1AND1 to propagate through the AND gate, and appear at its output, it would take 1ns. Why are we assuming that B.C would also turn 1 at time= 0.
    Kindly clarify, if I am understanding this wrong.
    Regards,
    Sharon

  • @mostafaalsa4605
    @mostafaalsa4605 5 лет назад +2

    Shouldn't be there a 1 ns delay in 8:54 before turning from 0 in to 1?

    • @angeladelosreyes701
      @angeladelosreyes701 3 года назад

      This is also what im thinking

    • @Karim-tt1sj
      @Karim-tt1sj 3 года назад +1

      Im confused right at the moment when i thought i got it gasped he did this!

    • @leonpeplau4710
      @leonpeplau4710 3 года назад

      @@Karim-tt1sj same

    • @Karim-tt1sj
      @Karim-tt1sj 3 года назад

      @@leonpeplau4710 i understood it rn, the plot is that the glitch takes a while (1ns) to happen but the duration of the glitch will not be extended by 1ns ... It will be 1ns .

  • @aaa2220
    @aaa2220 2 года назад

    thanks completely understand the concept!

  • @heyuehon4206
    @heyuehon4206 7 лет назад +1

    nice one. Sir I hope you can upload more video about digital system. It is very useful for me :) THX A LOT!!!!!!

  • @arunkrishna2669
    @arunkrishna2669 3 года назад

    What about clocking the combinational ckt... And provide clock skewing

  • @tugceyldz426
    @tugceyldz426 3 года назад +1

    How could I draw circuit model using timing diagram?

    • @matambasavaraju3430
      @matambasavaraju3430 3 года назад +1

      Whoa what a question

    • @farukben
      @farukben Год назад

      Write down the truth table and create your circuit using it

  • @ahmedkhalil9917
    @ahmedkhalil9917 7 лет назад +1

    very helpful thanks sir

  • @amradel7920
    @amradel7920 4 года назад

    Beauty. Absolute beauty.

  • @dj_gzero
    @dj_gzero 5 лет назад +1

    Wait I’m confused as to why it took c’ a nano second delay to go from 0 to 1 but there was no delay for c to go from 1 to 0

    • @apfeline4695
      @apfeline4695 5 лет назад +2

      because c´is the inverted c, which means it has to go thorugh the inverter which causes the delay

  • @Sevdiklerimiz2
    @Sevdiklerimiz2 Год назад

    Thank You !!

  • @derjemand1021
    @derjemand1021 2 года назад

    Thank you sir

  • @exedrak
    @exedrak 3 года назад

    Thank you

  • @ramenruler4601
    @ramenruler4601 3 года назад +2

    good explanation but mic quality is a little annoying

  • @yogeshlyrics6567
    @yogeshlyrics6567 6 лет назад +5

    Dhoooooooor bhawa

  • @bestyav5529
    @bestyav5529 7 лет назад +1

    Nice .I give you a big hand

  • @domulko44
    @domulko44 4 года назад

    thanks a lot :)

  • @yogeshlyrics6567
    @yogeshlyrics6567 6 лет назад +4

    Tuch marda chiknya mst re

  • @asieraristizabal9985
    @asieraristizabal9985 2 года назад +1

    dude giving a lecture at 3fps

  • @potatobits7997
    @potatobits7997 4 года назад +9

    annoying mic

  • @lucyfabulous
    @lucyfabulous Год назад

    耳机党阵亡😊