CO30 - Multi-bus Organization of Processor

Поделиться
HTML-код
  • Опубликовано: 11 июн 2020
  • #multibus #datapath #ALU #MAR #MDR #IR #computer #organization #architecture #COA

Комментарии • 7

  • @john6461
    @john6461 Год назад +1

    Superb teaching 👌🏻

  • @societystalker47yearsago65
    @societystalker47yearsago65 2 года назад +1

    Thank you ma'am

  • @walkthroughonthego2476
    @walkthroughonthego2476 Год назад

    is iiim possible?

  • @thinkunique5817
    @thinkunique5817 3 года назад +7

    Mam your explanation is too good but for the better understanding you could have written the sequence of the control signals (like 4 instruction list)
    so that it Could have been understood more effectively.
    also you are saying wrong mam what you are given example instruction and what you are explaining is mismatching.. because you wrote Add R4,R5,R6
    when this instruction you are considered in this case R6 will be the output but you are saying R4 as the output.
    Correct it mam

    • @ezcse
      @ezcse  2 года назад +1

      It depends upon the design of the ISA (Instruction Set Architecture). Here I am assuming that the first operand (R4) is the destination register and the second and third operands (R5, R6) are the source registers. If the ISA you are using has the first and second operands as source and third operand as destination, then R6 will contain the output.

  • @fatehgarhiya
    @fatehgarhiya 4 месяца назад

    are yrr hindi mei bhi bnalo agr english me smj ata hota toh apke paas kyu aate😂